Q1. Do question 7.1 (chapter 7).

7.1. Create an i2std (integer to std\_logic\_vector) function similar to the one for i2bv function.

The following code screenshot displays the function as well as its testbench.

```
C:\Users\musil\OneDrive - Ohio University\First Year\Winter\Design of Digital Circuits\Module 6\homework\Question1\testBench_i2std.vhd - Notepad++
File Edit Search View Encoding Language Settings Tools Macro Run Plugins Window ?
🕞 🖆 🔚 🖺 🥦 🧓 🎝 | 🚜 🐚 🖺 | 🗩 cc | 🛗 🦖 | 🤏 🥞 | 🖫 🖫 1 | 📜 🐷 💹 🝈 🔑 🖆 💌 🗨 🕨 🖫
🔚 i2std_tester.vhd 🖾 📙 testBench_i2std.vhd 🔀
       -- q1 test bench from scratch
  2
  3
       library ieee;
  4
       use ieee.std_logic_1164.all;
  5
  6
     mentity testBench_i2std is
  7
      Lend entity;
  8
  9
     architecture my_behavior of testBench_i2std is
 10
 11
       -- Declare the function to be tested
      function i2std (myInteger, width : integer) return std logic vector is
 12
 13
           variable result: std_logic_vector(width-1 downto 0):= (others => '0');
           variable bits: integer:= width;
 14
 15
           begin
 16
                for i in 0 to bits-1 loop
 17
                    if ((myInteger/(2**i)) \mod 2 = 1) then
                        result(i) := '1';
 18
 19
                    end if;
 20
                end loop;
 21
           return (result);
 22
           end i2std;
 23
       -- Declare signals which will hold the resultant std logic vector
 24
 25
       constant my_width : integer := 8;
 26
 27
       signal varStorage : std_logic_vector(7 downto 0);
 28
 29
       begin
           varStorage <= i2std(0, my_width), i2std(1, my_width) after 20ns,</pre>
 30
 31
                           i2std(2, my_width) after 40 ns, i2std(4, my_width) after 60 ns,
 32
                           i2std(5, my_width) after 80 ns, i2std(6, my_width) after 100 ns,
 33
                          i2std(7, my_width) after 120 ns, i2std(8, my_width) after 140 ns,
 34
                           i2std(9, my_width) after 160 ns, i2std(10, my_width) after 180 ns,
 35
                           i2std(11, my_width) after 200 ns, i2std(12, my_width) after 220 ns;
 36
       end my_behavior;
```

The function was tested using ModelSim



Q2. Do question 7.5 (chapter 7).



7.5. Create a procedure for decrementing bit\_vectors. Also, create an underflow output for the procedure.

```
library ieee;
 use ieee.numeric_bit.all;
—entity test_bench_for_decrementer is
-end test_bench_for_decrementer;
Farchitecture behavioral of test_bench_for_decrementer is
     signal test_vector: bit_vector(7 downto 0) := X"06";
     signal overflow: bit:= '0';
     procedure decrement_a_bit_vector (
signal bit_vector_in : in bit_vector(7 downto 0);
         signal bit_vector_out: out bit_vector(7 downto 0);
         signal underflow: out bit := '0'
         ) is
中
     begin
自一中
         if bit_vector_in = X"00" then
             underflow <= '1';
         else
             bit_vector_out <= bit_vector(unsigned(bit_vector_in) - 1);</pre>
         wait for 1 ns;
     end decrement_a_bit_vector;
 begin
     process is
     begin
         wait for 10 ns;
         decrement_a_bit_vector(test_vector, test_vector, overflow);
         wait for 10 ns;
         decrement a bit vector(test vector, test vector, overflow);
         wait for 10 ns;
         decrement_a_bit_vector(test_vector, test_vector, overflow);
         wait for 10 ns;
         decrement a bit vector(test vector, test vector, overflow);
         wait;
     end process;
end behavioral;
```

Tested in ModelSim



Q3. Write a procedure to perform 8-bit even parity check.

```
eight_bit_even_parity_checker.vhd 🔀
       -- Description: Cascaded XOR operations implement an 8 parity check
  2
  3
      -- Imports
  4
      library ieee;
  5
      use ieee.std logic 1164.all;
  7
  8
     mentity test bench for parity checker is
     Lend test_bench_for_parity_checker;
 10
 11
     parchitecture behavioral of test_bench_for_parity_checker is
 12
      -- Signal Declarations
 13
 14
          -- External signals
 15
           signal even vector: std logic vector(7 downto 0) := b"01010101";
           signal odd_vector: std_logic_vector(7 downto 0) := b"010101111";
 16
 17
           signal parity_result: std_logic; -- Indicates even parity
 18
 19
 20
 21
 22
      -- Perform parity check
 23
 24
     procedure eight_bit_parity_checker (
 25
           signal vector_under_test : in std_logic_vector(7 downto 0);
           signal result: out std logic := '0'
 26
 27
          ) is
 28
 29
           -- Internal signals
 30
          variable a1, a2, a3, b1, b2, b3, f1: std logic := '0';
 31
 32
          begin
 33
 34
          a1 := vector_under_test(0) xor vector_under_test(1);
 35
          a2 := vector_under_test(2) xor vector_under_test(3);
 36
          a3 := a2 xor a1;
 37
 38
          b1 := vector_under_test(4) xor vector_under_test(5);
 39
          b2 := vector_under_test(6) xor vector_under_test(7);
 40
          b3 := b2 xor b1;
 41
 42
          f1 := not(b3 xor a3);
 43
 44
          result <= f1;
 45
 46
 47
 48
          end eight bit parity checker;
 49
 50
       -- Test bench
 51
      begin
 52
 53
          process is
 54
          begin
 55
               wait for 10 ns;
               eight_bit_parity_checker(even_vector, parity_result);
 56
 57
               wait for 10 ns;
               eight bit parity checker (odd vector, parity result);
 58
 59
 60
           end process;
 61
 62
      end behavioral;
```